Reasoning about Fences and Relaxed Atomics

Mengda He∗ Viktor Vafeiadis† Shengchao Qin∗ João F. Ferreira∗
∗School of Computing, Teesside University, UK
†Max Planck Institute for Software Systems (MPI-SWS), Germany
Email: {m.he,s.qin,jff}@tees.ac.uk, viktor@mpi-sws.org

Abstract—For efficiency reasons, weak (or relaxed) memory is now the norm on modern architectures. To cater for this trend, modern programming languages are adapting their memory models. The new C11 memory model [1] allows several levels of memory weakening, including non-atomics, relaxed atomics, release-acquire atomics, and sequentially consistent atomics. Under such weak memory models, multitthreaded programs exhibit more behaviours, some of which would have been inconsistent under the traditional strong (i.e., sequentially consistent) memory model. This makes the task of reasoning about concurrent programs even more challenging. The GPS framework, recently developed by Turon et al. [22], has made a step forward towards tackling this challenge. By integrating ghost states, per-location protocols and separation logic, GPS can successfully verify programs with release-acquire atomics. In this paper, we present a program logic, an enhancement of the GPS framework, that can support the verification of a bigger class of C11 programs, that is, programs with release-acquire atomics, relaxed atomics and release-acquire fences. Key elements of our proposed logic include two new types of assertions, a more expressive resource model and a set of newly-designed verification rules.

I. INTRODUCTION

Memory models are important for concurrent programs, as they define how different threads can interact with each other based on the shared resources in memory. Most work on concurrent program verification assumes the sequentially consistency (SC) memory model [12], which assumes a single global memory. Threads take turns to access it, while within each thread the program order is preserved, and each update to memory becomes visible to all threads at the same time and as soon as they occur. However, this assumption is no longer true for many modern architectures (like the ARM and PowerPC processors), in which memory consistency models are weakened for efficiency reasons.

The SC model is intuitive and simplifies reasoning about concurrent programs. However, such strong models are expensive for modern architectures to adopt as costly synchronisation instructions (e.g., hardware fences) would be required to keep memory operations properly synchronised. Modern architectures therefore employ relaxed memory models in which different threads may observe different orders of memory operations. For instance, the x86 architecture uses total-store-order (TSO), where some ordering may be broken as long as a total order for all store operations is preserved; ARM and PowerPC architectures use even weaker memory models.

To allow programmers to write more efficient concurrent code, programming languages like C/C++ and Java follow a weak memory model [1], [15]. However, there is a demand in search for programming logics that can reason about concurrent programs assuming weak memory models. Two notable examples are the recent frameworks Relaxed Separation Logic (RSL) [23] and GPS [22]. These frameworks offer well-designed reasoning support for release/acquire and SC atomics and have been successfully applied to verify real code in the Linux Kernel [20]. However, neither of them support fences, an important synchronisation mechanism. Moreover, the focus of GPS has been solely on release/acquire atomics, meaning that relaxed atomics are not yet supported.

In this current work we propose a program logic that enhances the GPS reasoning mechanism to support the verification of a much larger class of C11 programs (than what GPS can support). More specifically, we propose two new types of assertions, namely shareable assertions and waiting-to-be-acquired assertions, to facilitate the reasoning about fences and relaxed atomics. We design a set of new verification rules that can verify programs with release/acquire atomics, relaxed atomics and release/acquire fences.

Our work is based on the C11 memory model [1], which will be depicted in §II. We briefly introduce GPS in §III and present our new program logic in §IV. The new rules are put into action in §V with an illustrative example. We present our new resource model in §VI before we conclude in §VII.

II. THE LANGUAGE AND THE MEMORY MODEL

We first present the syntax and semantics for a language capturing the essential C11 features, an extension of the core language used in GPS [22]; we then introduce the (simplified) C11 memory model on which our work is based.

A. The Language

\[
\text{Val} \quad v \ ::= \ x \mid V \ 
\text{where} \ V \in \mathbb{N} \\
\text{Exp} \quad e \ ::= \ v \mid v + v \mid v \mod v \\
| \text{let} \ x = e \text{ in } e \mid \text{repeat } e \text{ end} \\
| \text{if } v \text{ then } e \text{ else } e \mid \text{fork } e \\
| \text{alloc}(n) \mid [v]_o \mid \langle v \rangle_o := v \\
| \text{CAS}(v, v, v) \mid \text{FAI}(v) \mid 	ext{fence}_O \\
\text{MO} \quad O \ ::= \ \text{rel} \mid \text{acq} \mid \text{rlx} \mid \text{na} \\
\text{EvalCtx} \quad K \ ::= \ [] \mid \text{let} \ x = K \text{ in } e
\]

Fig. 1: A language for C11 concurrency with relaxed atomics and fences

Our core language (Fig 1) is an expression-oriented language with pointer arithmetic, let-binding (which is the only evaluation context \( K \)), repeat \( e \) command (which repeatedly executes its body \( e \) until a non-zero value is returned), thread forking, conditional statement, memory allocation, load, store and fence operations annotated with a specific memory order (\( MO \)), and the atomic operations compare-and-swap and fetch-and-increment.
Note the memory order annotation can be rel (for release store atomic), acq (for acquire read atomic), rlx (for relaxed atomic), and na (for non-atomic).\footnote{GPS focuses only on rel and acq and denotes them as at.} Note also that we focus on fence commands annotated with rel or acq in this work. For the compare-and-swap command CAS, we assume it to have both rel and acq effects in case the operation succeeds, and rlx in case the update does not take place.

### B. The Graph Semantics

Assuming a weak memory model, C11 allows different threads to have different observations of the memory. Therefore it is hard to express its semantics in terms of changing a single shared memory. Instead, we need to track the history of an execution, annotate the relations among its events, and then judge if that execution fulfills the memory model (e.g. whether an access to a certain location leads to a data-race, or if it is possible for a read action to return a certain value). This approach is followed by Batty et al.\cite{2} to formally define the C11 memory model. The same approach is followed by RSL and GPS though with simplifications to make their focus clear. We follow the same approach and present a graph based semantics. Fig 2 gives the definition of an event graph, which is formed by an action map and three relations sequenced before sb, modification order mo and read from rf.

<table>
<thead>
<tr>
<th>Action</th>
<th>(\alpha) (\vdash) (\mathcal{S} \cup {A(l,l')} \cup \mathcal{W}(l,V,O) \mid R(l,V,O) \cup U(l,V,V) \mid \mathcal{F}(O))</th>
</tr>
</thead>
<tbody>
<tr>
<td>ActionName</td>
<td>(a) (\in) (\text{ActName} \stackrel{\text{fin}}{\vdash} \text{Action})</td>
</tr>
<tr>
<td>ActMap</td>
<td>(A \in \text{ActName} \stackrel{fia}{\vdash} \text{Action})</td>
</tr>
<tr>
<td>Graph</td>
<td>(G \vdash) (\alpha) (\in) ({A, \text{sb, mo, rf}}) where (\text{sb, mo} \subseteq \text{dom}(A) \times \text{dom}(A), \text{rf} \in \text{dom}(A) \rightarrow \text{dom}(A))</td>
</tr>
<tr>
<td>ThreadMap</td>
<td>(T \in \mathbb{N} \stackrel{\text{fin}}{\vdash} \text{ActName} \times \text{Exp})</td>
</tr>
</tbody>
</table>

Fig. 2: Syntax of event graph

We follow the two-layer semantics given in GPS but extend it to support relaxed atomics and fences. Some of the semantic rules are shown in Fig 3 and Fig 4, where \(C\) is the word size. In the event layer, actions are generated from program expressions \(e \xrightarrow{\alpha} e'\). Note that a load operation generates a read action \(\mathcal{R}\) with an arbitrary value. The actual value read is constrained by the C11 memory model in the second layer of semantics. Note also that \(\mathcal{S}\) stands for a skip action, \(\mathcal{A}\) for a memory allocation, \(\mathcal{W}\) for a write, \(\mathcal{U}\) for an atomic update, and \(\mathcal{F}\) for a fence action.

In the second layer of semantics, instead of transforming expressions, a machine step changes machine configurations \(\langle T; G\rangle\). Here \(T\) is the pool of threads maintaining the identity of the last event produced by each thread and their corresponding continuation expressions, and \(G\) is the event graph built up so far. In the graph \(G\), all the events that have taken place are recorded in the action map \(A\) and are connected with three kinds of directed edges, namely sb, mo and rf.

The sequenced-before relation \((\text{sb} \subseteq \text{dom}(A) \times \text{dom}(A))\) records the order of events as specified in the program. As in GPS and RSL, we make this relation not transitive. Thus it relates each node only to its immediate successor in program order. Note that the modification-order \((\text{mo} \subseteq \text{dom}(A) \times \text{dom}(A))\)

\[
\text{let } x = V \text{ in } e \xrightarrow{\delta} e[V/x]
\]

repeat \(e\) end \(\xrightarrow{\delta}\)

\[
\text{let } x = e \text{ in if } x \text{ then else repeat } e \text{ end}
\]

alloc \((n)\) \(\xrightarrow{\mathcal{A}(l, l+n-1)} l\)

\(\|l\|O \xrightarrow{\mathcal{R}(l, V,O)} V\)

\(\|l\|O := V \xrightarrow{\mathcal{W}(l, V,O)} 0\)

CAS \((l, V, O)\) \(\xrightarrow{\mathcal{U}(l, V, V, O)} 1\)

CAS \((l, V, O)\) \(\xrightarrow{\mathcal{U}(l, V', V, O)} 0\) \(V' \neq V_0\)

FAI \((l)\) \(\xrightarrow{\mathcal{U}(V, V')} V\)

\(V' = (V + 1) \mod C\)

fenceO \(\xrightarrow{\mathcal{F}(O)} 0\)

\(K[e] \xrightarrow{\alpha} 0\)

\(e \xrightarrow{\alpha} e'\) \(\text{consistentC11}(G')\)

\(G'.A = G.A \cup [a' \rightarrow \alpha] \quad G'.\text{sb} = G.\text{sb} \cup (a, a')\)

\(G'.\text{mo} \supseteq G.\text{mo} \quad G'.\text{rf} \in \{G.\text{rf}, G.\text{rf} \cup [a' \rightarrow b]\}\)

\(T \cup [i \rightarrow (a, e); G] \longrightarrow (T \cup [i \rightarrow (a', e'); G')\)

\(T \cup [i \rightarrow (a, K[\text{fork } e]); G] \longrightarrow (T \cup [i \rightarrow (a, K[0]) \cup [j \rightarrow (a, e)]; G)\)

Fig. 3: Some event-step semantic rules: \(e \xrightarrow{\alpha} e'\)

C. The Memory Model

1) Happens-Before Relation: We have so far introduced sb, mo, and rf. Now we describe the essential part of the memory model: synchronisations. Different from GPS and RSL, now fences can also form synchronisations. Our memory model is still simplified when compared with the standard \cite{1} (for example, the subtle release-sequence is omitted).

We first introduce a derived relation \(\text{synchronised-with}\) \((\text{sw} \subseteq \text{dom}(A) \times \text{dom}(A))\). As illustrated in Fig 5, a pair of release write and acquire read can synchronise. Relaxed atomics can also synchronise with the help of corresponding fences.

The idea of synchronisation in C11 is that when an event \(c\) is synchronised with another event \(b, i.e. (b, c) \in \text{sw}, then}\) \(b's\) observation about its preceding memory updates becomes visible to \(c\) (and its succeeding events) as well. Based on this, the heart of the C11 memory model, happens-before relation, can be defined as: \(h \triangleq (\text{sb} \cup \text{sw})^+\).

For instance, Fig 6 illustrates a 2-thread message passing program, where msg is the message we intend to pass from the first thread to the second and \(\text{fig}\) is used for synchronisation. Both \(\text{msg}\) and \(\text{fig}\) are initialised as 0. When the acquire load \(c\) reads from (rf) the release store \(b, a\) synchronised-with \((\text{sw})\) relation is established between them. Consequently, information observed by the source store \(b\) is eligible to be
Our core language includes relaxed atomic operations. In the C11 memory model, relaxed atomics are known to have the thin-air-read issue [2], which refers to the problem that a cleverly designed program will allow a relaxed atomic read to return any value out of the thin air, without breaking the very few restrictions applied to relaxed atoms. This problem makes it impossible to rigorously reason about a program with relaxed atomics. To rule out thin-air-reads, we follow the same approach as RSL [23], i.e. we add an extra axiom to the consistency check:

$$\text{consistentC11}((A, sb, ma, rf)) \triangleq$$

$$\forall\text{acyclic}(\text{hb} \cup \{\text{rf}(a, a) | a \in A\})$$

where \(\text{acyclic}(R) \triangleq \exists x \in A. R^+(x, x)\).

### III. The GPS Framework

Our proposed reasoning mechanism is built on top of the GPS framework [22], [20], which combines three concepts advocated by state-of-the-art concurrent program logics (e.g. [24], [8], [7], [3], [13], [6], [21], [17], [19], [4], [11]), namely ghost states, protocols and separation logic, and adapts them in a novel way to support modular weak memory reasoning. We shall first give a brief introduction about GPS, focusing on atomic writes/reads and escrows, which are essential for synchronisations.

#### A. Protocols for Atomic Locations

Following the C11 standard, atomic locations in GPS are meant to be read and written concurrently. Therefore it is difficult to make any stable assertions about the precise contents of an atomic location. GPS advocates per-location protocols to describe how the contents of each atomic location can evolve over time. A state assertion \(\lbrack s \rbrack \tau \rbrack\) indicates that an atomic location \(l\) is governed by the protocol \(\tau\), and is at least at state \(s\). All possible state transition relations have to be defined in \(\tau\) as a partial order \(\subseteq\); and in \(\tau\), state interpretation \(\tau(s, z)\) for each state \(s\) also has to be specified.

The state assertions about atomic locations belong to knowledge in GPS, which refers to assertions that do not depend on ownership. State assertions are ownership independent because according to the C11 standard, atomic locations are meant to be accessed concurrently (without hb ordering) in different threads. Correspondingly, GPS assertions about their states can be present in different threads at the same time. Conversely, the assertions about non-atomic locations (i.e. \(x \leftrightarrow v\)) are not knowledge and must be owned by one thread at a time as concurrent access to them may raise data races. Knowledge is indicated by a modality \(\square\), and GPS has useful rules to reason about knowledge:

$$\lbrack s \rbrack \tau \Rightarrow \square \lbrack s \rbrack \tau$$

$$\square P \Rightarrow P$$ and $$\square P \Leftrightarrow \square P \wedge \square P$$

The first rule says that a state assertion can be transformed into its knowledge form. The second says knowledge can always be turned back into its normal assertion. And the third shows that knowledge can be duplicated and thus be shared.

A state interpretation \(\tau(s, z)\) for a protocol \(\tau\) governing a location \(l\) is an assertion specifying what must be true for a thread to be permitted to write \(z\) to \(l\) and thus change it to state \(s\). A read action which reads from this write may retrieve this assertion. This approach elegantly captures the
idea of synchronisations in the C11 standard. Intuitively, the write action happens before that read (as a synchronised-with relation is formed between them), so it signifies that the effect of any preceding actions (those happened-before the write) can be transmitted to the reading thread.

The rule for atomic (i.e. acquire) read in GPS is given as:

\[
\begin{align*}
\text{GPS-ATOMIC-LOAD} & \quad \forall s' \sqsupseteq s, \forall z. \tau(s', z) + P \Rightarrow \square Q \\
\{ \lbrack \cdot : [s] \! : \! P \rbrack \} & \sqsubseteq \{ z. \exists s'. [\cdot : [s] \! : \! P \! + \! \square Q \} 
\end{align*}
\]

The possible writes that an atomic read can observe are quantified in the premise. Note that only assertions in knowledge form (\( \square Q \)) can be gained, as it is possible for multiple threads to all read the location at the same state and thus gain the same assertion. Therefore if the assertion is not an ownership independent knowledge, data races may occur. The inclusion of the assertion \( P \) enables rely-guarantee reasoning through protocols [22].

The atomic (i.e. release) write rule in GPS is defined as:

\[
\begin{align*}
\text{GPS-ATOMIC-STORE} & \quad P \Rightarrow \tau(s'', v) + Q \\
\forall s' \sqsupseteq \forall s, \tau(s', v) + P \Rightarrow s'' \sqsupseteq s' \\
\{ \lbrack \cdot : [s] : P \rbrack \} & \sqsubseteq \{ v \rlbrack \cdot : [s] \! : \! P \! + \! Q \} 
\end{align*}
\]

Note that from the precondition we only know the lower bound state for \( l \) is state \( s \) (i.e. the location \( l \) is at least at state \( s \) before the write takes place). Without knowing which exact state \( l \) might have possibly been moved to by environment actions prior to this write, here the write moves it to state \( s'' \) that is reachable from any state \( s' \) such that \( s' \sqsupseteq s \). In the first premise, \( P \) is transformed to the state interpretation \( \tau(s', v) \) with some frame \( Q \) via a ghost move \( \Rightarrow \). Ghost moves are another important concept in GPS: they represent moves that only change logical states without affecting the actual machine states. Ghost moves can take place any time that suits the logic user’s needs. They can do useful things like creating ghost assertions, packing and unpacking escrows, which we are going to discuss next.

B. Escrows for Non-Atomic Locations

According to the rule \( \text{GPS-ATOMIC-LOAD} \), only knowledge can be transmitted in synchronisations. However, very often we need to transfer the ownership of non-atomic locations. To do this, GPS allows them to be wrapped up into knowledge form and be retrieved at the right time, via the use of escrows.

An escrow of the form \( \sigma : P \rightsquigarrow Q \) can be considered as a safe-box protecting \( Q \), and the key to open it is \( P \) (which is not duplicable). Ghost moves are used to pack and unpack escrows:

\[
\begin{align*}
\text{GPS-ESCROW-PACK} & \quad \sigma : P \rightsquigarrow Q \\
Q \Rightarrow [\sigma] \\
\text{GPS-ESCROW-UNPACK} & \quad \sigma : P \rightsquigarrow Q \\
P \land [\sigma] \Rightarrow Q 
\end{align*}
\]

A packed escrow \([\sigma]\) is an ownership-independent assertion and can also be used in its knowledge form: \([\sigma] \ll \square [\sigma] \).

The “key” \( P \) is consumed once it has been used to unpack an escrow. Therefore instead of using physical resources, ghost assertions are introduced to describe the permissions to unpack an escrow. A ghost assertion \( \lnot P \land \lnot Q \land \lnot \square [\sigma] \) says there is a ghost variable \( \gamma \), whose value is ghost permission \( t \) drawn from some partial commutative monoid (PCM) \( \mu \). New ghost \( t \) can appear out of thin air, with a fresh identity: \( t \Rightarrow \gamma \).

A special kind of permission is token \( T \). Tok has only two kinds of permissions: \( \xi \) is the unit and represents empty permission; and \( \diamond \) represents for full permission. They are usually written as \( [\xi] \) and \( [\diamond] \) for short.

IV. REASONING ABOUT RELAXED ATOMICS AND FENCES

We now present our key proposal: a program logic that supports the reasoning of a bigger class of C11 programs (than GPS), including relaxed atomics and release-acquire fences.

A. Two New Types of Assertions

We would like to handle relaxed atomic operations in a similar way as release and acquire atomics are treated in GPS, since they are also applied on atomic locations. Moreover, we would like to ensure that the idea of per-location protocols works for all of them. However, as defined in §II-C and illustrated in Fig 6 and Fig 7, one challenge is that relaxed atoms form synchronised-with relations \( \text{differently} \) from release-acquire atomics: a \( \text{sw} \) relation is automatically set up when an acquire load operation reads from a release store operation; but for relaxed atomics the C11 standard states that the \( \text{sw} \) relation can only be established with the help of fences\(^2\). Fig 8 shows that fences are needed to restore the \( \text{sw} \) and thus the \( \text{hb} \) relations for the example in Fig 7.

We interpret these restrictions as (i) a relaxed atomic store operation can only transmit the information that has been marked as shareable by a preceding release fence; and (ii) a relaxed load should not put the knowledge gained from its loading source to the current state, instead it should mark the knowledge as not yet available and await a succeeding acquire fence to transform them to normal knowledge form.

To cater for these new scenarios, we introduce two new types of assertions: \( \text{shareable assertions} \langle P \rangle \), and \( \text{waiting-to-be-acquired assertions} \, \mathcal{E} \, P \).

Intuitively \( \langle P \rangle \) indicates that \( P \) is shareable. That is, it can be transmitted to others (even by a relaxed store operation). \( \mathcal{E} \, P \) signifies that knowledge received by a relaxed load is not yet available according to the C11 standard. Reading, updating or re-transmitting \( \mathcal{E} \, P \) is not permitted until an acquire fence transforms it into normal knowledge \( \square P \).

The formal semantics for these new assertions and their properties will be presented later in Sec VI. It is worth noting here that unlike \( \square P \Rightarrow P \), the property \( \mathcal{E} \, P \Rightarrow P \) does not hold,

\(^2\)Or via release sequences, which we do not consider in this paper.
as according to the C11 standard, \( \Box \) can only be stripped off by using an acquire fence. Moreover, unlike the knowledge symbol \( \Diamond \) that can be nested, the nesting of shareable or waiting-to-be-acquired assertions is not allowed. As otherwise, if an assertion like \( \Xi(P) \) is permitted, after an acquire fence it immediately becomes a shareable assertion, which clearly violates the C11 standard.

It is also worth noting that, in order to prevent improper assertions (like \( \Xi_P \) or \( (P) \)) from being included in state interpretations for atomic variables, we require that all state interpretations must be “normal” assertions, i.e. \( \forall r, s, V. \text{normal}(\tau(s, V)) \), where \( \text{normal}(P) \triangleq P \Rightarrow \text{false} \lor (P) \not\Rightarrow \text{false} \). A similar restriction is applied to the assertions used in escrows: for each escrow \( \sigma : P \leftarrow P' \), we require \( \text{normal}(P) \) and \( \text{normal}(P') \).

B. New Verification Rules

With the new forms of knowledge and assertions, we can now ensure that knowledge will be distributed in a controlled manner both from the starting point (a store operation) and at the finishing point (a load operation). We present a number of newly-designed verification rules in Fig 9. The rules that are inherited from GPS without change and the rule for \( \forall A \) are left for the technical report [9].

<table>
<thead>
<tr>
<th>Rule</th>
<th>Formula</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>RELEASE-STORE</strong></td>
<td>( P \Rightarrow \tau(s', v) \ast Q \quad \forall s' \supseteq r.s. \tau(s', -) \ast P \Rightarrow s'' \supseteq r s' )</td>
</tr>
<tr>
<td></td>
<td>( {l : s \tau \ast P} [l]_{\text{real}} := v {l : s'' \tau' \ast Q} )</td>
</tr>
<tr>
<td><strong>RELAXED-STORE</strong></td>
<td>( P_2 \Rightarrow \tau(s', v) \ast Q \quad \forall s' \supseteq r.s. \tau(s', -) \ast P_1 \ast P_2 \Rightarrow s'' \supseteq r s' )</td>
</tr>
<tr>
<td></td>
<td>( {l : s' \tau \ast P_1 \ast {P_2}} [l]_{\text{real}} := v {l : s'' \tau' \ast P_1 \ast Q} )</td>
</tr>
<tr>
<td><strong>RELEASE-FENCE</strong></td>
<td>( (P) \not\Rightarrow \text{false} )</td>
</tr>
<tr>
<td></td>
<td>( {P} \text{ fence}_{\text{real}} {{P}} )</td>
</tr>
<tr>
<td><strong>ACQUIRE-LOAD</strong></td>
<td>( \forall s' \supseteq r. \forall z. \tau(s', z) \ast P \Rightarrow \Box Q )</td>
</tr>
<tr>
<td></td>
<td>( {l : s \tau \ast P} [l]_{\text{acq}} {z. \exists s'. l : s' \tau \ast P \ast \Box Q} )</td>
</tr>
<tr>
<td><strong>RELAXED-LOAD</strong></td>
<td>( \forall s' \supseteq r. \forall z. \tau(s', z) \ast P \Rightarrow \Box Q )</td>
</tr>
<tr>
<td></td>
<td>( {l : s \tau \ast P} [l]_{\text{real}} {z. \exists s'. l : s' \tau \ast P \ast \Box Q} )</td>
</tr>
<tr>
<td><strong>ACQUIRE-FENCE</strong></td>
<td>( \Xi(P) \text{ fence}_{\text{acq}} {\Box P} )</td>
</tr>
<tr>
<td></td>
<td>( \forall s' \supseteq r. \tau(s', v_o) \ast P_1 \ast P_2 \Rightarrow \exists s'' \supseteq r s'. \tau(s'', v_o) \ast Q )</td>
</tr>
<tr>
<td></td>
<td>( \forall s'' \supseteq r. \forall y. \tau(s'', y) \ast P_1 \Rightarrow \Box R )</td>
</tr>
<tr>
<td></td>
<td>( {l : s \tau \ast P_1 \ast {P_2}} \text{ CAS}(l, v_o, v_n) {z. \exists s'' l : s'' \tau \ast (z = 1 \ast Q) } )</td>
</tr>
</tbody>
</table>

| Fig. 9: New verification rules |

Being atomic store operations, both release and relaxed stores can transmit some extra information to their readers. But according to the standard and as pointed out in their instrumented semantics we discussed before, the scopes of information that are available for them to release are different. This difference is captured by our rules. Being a store using a weaker memory order, a relaxed store can only use the assertion \( P_2 \) that is marked as shareable in its precondition to imply the interpretation of the state it is going to write, i.e. it can only transmit the things that are already marked as shareable. Meanwhile, a release store uses a general assertion \( P \), which is not necessarily to be a shareable assertion, to ghostly imply the state interpretation it needs. Note that \( P \) can also contain shareable assertions, in which case the following \( \text{UNSHARE} \) ghost move becomes handy if the normal form of these assertions is needed to imply the state interpretation:

\[
\text{UNSHARE} : \{P\} \Rightarrow P
\]

This ghost move allows us to convert a shareable assertion back to its previous form (where resources were held in the local part instead of the shareable part). The assertion \( P_1 \) in the \( \text{RELAXED-STORE} \) rule is used to reduce the possible intermediate environment moves we need to consider.

A release fence marks resources that are ready to be shared. Our \( \text{RELEASE-FENCE} \) rule shows that an assertion \( P \) in its precondition is transformed into a shareable assertion after the fence (assuming it is possible to do so). The sanity check in the premise prevents \( \text{false} \) from being gained in the postcondition. Note that if the precondition \( P \) is already a shareable assertion or a waiting-to-be-acquired assertion (i.e. \( (P) \Rightarrow \text{false} \)), the release-fence would act like the skip action, and the postcondition would remain as \( P \) (according to the frame rule in Separation Logic).

For atomic loads, the \( \text{ACQUIRE-LOAD} \) rule in GPS is compatible with our new setting. Note that the knowledge it retrieves from its load source is directly put in the postcondition. However as we have discussed, the knowledge gained by a relaxed load should not be considered as immediately available to the current thread (for reading, updating or retransmitting). Therefore, in our new \( \text{RELAXED-LOAD} \) rule, the knowledge \( \Box Q \) the load gains is marked as waiting-to-be-acquired knowledge \( \Xi Q \) in its post condition. One can then use the \( \text{ACQUIRE-FENCE} \) rule to turn an acquirable knowledge into a normal one.

\( \text{CAS}(l, v_o, v) \) (compare and swap) is an important synchronisation operation, which is widely used in various lock algorithms. It performs the following things in one atomic step: firstly it loads from \( l \), and compares the value it gets with the expected value \( v_o \), if they are equal, it updates \( l \) with a new value \( v \) and returns 1 indicating its success, otherwise returns 0. The \( \text{CAS} \) in our \( \text{CAS} \) rule is a release-acquire \( \text{CAS} \), i.e. in the case of success (corresponding to the first premise) it behaves like a release store, and in the case of fail (corresponding to the second premise) it behaves like an acquire load that read some value other than \( v_o \). Moreover, in the case of success, it can retrieve non-knowledge assertions from the interpretation of the state \( s' \). As we require that all state interpretations must be normal assertions (or \( \text{false} \)), we do not need to be concerned that improper assertions, like shareable assertions that can be immediately re-transmitted by any following relaxed stores without a release fence, will be retrieved from \( \tau(s', v_o) \) and left over in \( Q \).
V. ILLUSTRATIVE EXAMPLE

We illustrate our reasoning logic using the racy program shown in Fig 10. We first show how our logic can detect the data race and how it is unable to prove the program to be correct. We then show that after resolving the race by properly adding fences, our logic can prove it successfully.

\[
\begin{align*}
&\text{let } x = \text{alloc}(1) \text{ in} \\
&\text{let } y = \text{alloc}(1) \text{ in} \\
&\text{let } z = \text{alloc}(1) \text{ in} \\
&[x]_{\text{sa}} := 0; \ [y]_{\text{rel}} := 0; \ [z]_{\text{rel}} := 0; \\
&[x]_{\text{sa}} := 1; \ \text{repeat} \ [y]_{\text{rel}} \text{ end}; \ \text{repeat} \ [z]_{\text{acq}} \text{ end}; \\
&\text{Fig. 10: A program with a data race}
\end{align*}
\]

Note that a message \(x \leftarrow 1\) is created in thread 1, and is passed to thread 2 by the release store to \(y\). Thread 2 performs a relaxed store to \(z\), intending to retransmit this message to thread 3, where the ownership of \(x\) is demanded to perform the non-atomic write.

According to the C11 standard, this program contains a data race as it is not properly synchronised. Despite the fact that in thread 1 the store operation to \(y\) is release atomic, the load operation in thread 2 that reads from it is relaxed. Without a subsequent acquire fence, no synchronisation can be established between thread 1 and 2. Similarly, though the acquire load operation of \(z\) in thread 3 reads from the store operation in thread 2, the two threads are not synchronised as the store operation is relaxed and lacking a release fence before it. Therefore, the chain of happens before (hb) relation breaks between thread 1 and 3. Without having a happens before relation, the non-atomic writes to \(x\) in thread 1 and 3 produce a data race.

We show in Fig 11a that, with the help of the two new types of assertions, our logic can detect the failure of synchronisation, and will not prove the racy program to be correct. First, we define the escrow for \(x\) and protocols for \(y\) and \(z\), where each of \(y\) and \(z\) has only two protocol states 0 and 1, and 0 \(\bigcap \text{Prot}(l)\) for \(l \in \{y, z\}:

\[
\begin{align*}
\text{XE} &::= \gamma \circ \circ \circ \\
\text{Prot}(l)(0, v) &\triangleq v = 0 \\
\text{Prot} &\triangleq (1, v) = 1 \land \Box [\text{XE}] \quad l \in \{y, z\}
\end{align*}
\]

As shown in Fig 11a, the verification could not be finished in thread 2. Even though in thread 1 the message about \(x\) is packed via ghost move from (1.2) to (1.3), and put into \(y\)'s state interpretation as a knowledge, the relaxed load operation of \(y\) in thread 2 can only extract the knowledge in a waiting-to-be-acquired form \(\square [\text{XE}]\) according to \textbf{[relaxed-load]}. Without subsequent acquire and release fences, this waiting-to-be-acquired knowledge is kept in this form and cannot be used to entail the required precondition for the next command \([z]_{\text{rel}} := 1\), in which the packed escrow is expected to be in the shareable form \(\langle \Box [\text{XE}] \rangle\) according to the rule \textbf{[relaxed-store]}.

To resolve the data race in this program, as shown in Fig 11b, an acquire fence and a release fence are needed to be inserted between the relaxed load operation of \(y\) and the release operation to \(z\) in thread 2, which will change the waiting-to-be-acquired knowledge into a normal knowledge and then a shareable knowledge before the relaxed store operation to \(z\) transfers it to thread 3.

It is worth noting that our logic supports modular reasoning. The verification of thread 1 and 3 can be conducted separately despite the error in the original thread 2.

We have also applied our reasoning logic to a number of more challenging programs as documented in the report [9].

VI. RESOURCE MODEL

In this section we shall first briefly introduce the GPS resource model and then present our new resource model which is built on the GPS one.

A. GPS Resources

In GPS, resources are used to logically represent computation states. A resource \(r \in \text{Resource}\) is a triple \((\Pi, g, \Sigma)\), where the \textit{physical location map} \(\Pi\) maps each location to either a value (for non-atomics) or a protocol and state (for atomics), the \textit{ghost identity map} \(g\) keeps the ghost values, and the known \textit{escrow set} \(\Sigma\) contains all escrows. Resources form a PCM with composition \(\oplus\). Some useful definitions are:

\[
\begin{align*}
\text{emp} &\triangleq ((\lambda x. \ y), (\lambda y. \ a, \ e, \mu), \emptyset) \\
\Rightarrow &\triangleq \exists y'. \ r \oplus r'' = r' \\
\Rightarrow &\triangleq r \oplus r' \text{ defined}
\end{align*}
\]

Each proposition \(P\) in GPS is interpreted as a set of resources, i.e. \(\langle P \rangle \subseteq \text{Resource}\). Moreover, the interpretation satisfies the following property:

\[
\forall r \in \langle P \rangle, \forall r', r \oplus r' \in \langle P \rangle
\]

GPS also introduces a rely-guarantee-styled instrumented semantics for all actions. Let us take the release store operation as an example. Given a resource \(r_{\text{pre}}\) that meets the precondition of the write, and assuming resource \(r\) is the actual resource used by the write (note \(r\) can be different from \(r_{\text{pre}}\) as the environment may also make changes prior to the write), the effect of this atomic write can be illustrated by its guarantee definition as shown below, where \(r_{\text{post}}\) is the resource that will be passed down to its sb successor in the execution graph and \(r_{\text{if}}\) is the resource to be transmitted to its reader:

\[
\begin{align*}
& \quad \langle r_{\text{if}}, r_{\text{if}} \rangle \in \text{guar}(r_{\text{post}}, r, \{l, v, \text{rel}\}) \quad \text{if} \\
& \exists \tau, s, S, r_{\text{if}} \in \text{interp}(\tau(s, V)) \\
& \wedge r_{\text{if}} \supseteq r_{\text{if}} = \{l : \text{at}(\tau(s, S \cup \{s\})) \wedge r_{\text{if}}[l] = r_{\text{if}}[l] \}
\end{align*}
\]

Note \text{interp}(\tau(s, V)) denotes the semantics of the state interpretation under the new state \(s\), namely \(\tau(s, V)\), which carries the information we intend to transmit through this atomic write. The notation \(r[l] = r_{\text{if}}[l] \) is short for \(r[l] = r_{\text{if}}[l] \), which is the value of the physical location \(l\). For an atomic location, this is an atomic protocol value in the form of \(\text{at}(\tau, S)\), where \(\tau\) is the protocol type governing that location and \(S\) is a trace of states the location has gone through. Some relations between these protocol values are defined as:

\[
\begin{align*}
\text{at}(\tau, S) \subseteq r &\triangleq \forall s \in S. \exists s' \in S'. \ s \subseteq r s' \\
\pi &\triangleq \forall s \subseteq r s' \quad \pi
\end{align*}
\]

The assertion-level ghost move is defined in terms of resource-level ghost moves:

\[
P \Rightarrow Q \triangleq \forall r \in \langle P \rangle. r \Rightarrow [Q]
\]
For any basic assertion \( P \) and resource triple \( R \), the escrow packing rule is validated by the acquired assertions are defined as:
\[
\{P\} \vdash \{P'\} \iff \forall r. r' \in \tau\ R,
\]
For each resource triple \( r \in R \), \( R \) is defined point-wise; the compatibility can be defined as:
\[
\forall r. r' \in \tau\ R
\]
\( \Rightarrow \) \( \exists \sigma. r' \in \tau\ R \)
\( \{P\} \vdash \{P'\} \iff \forall r. r' \in \tau\ R,
\]
\( R \) is defined as a resource triple comprising only empty resources: \( \text{EMP} \triangleq \text{emp. emp. emp.} \).

The semantics for propositions is lifted to the Resource model as well. The interpretation \( \{P\} \) of an assertion \( P \) is a set of resource triples satisfying the property:
\[
\forall R \in \{P\}. \forall R' \# R. \ R \oplus \ R' \in \{P\}
\]
For any basic assertion \( P \) and resource triple \( R \), only the local part of \( R \) is needed when checking \( \{P\} \). For example,
\[
R \in \{P_1 \land P_2\} \iff \exists S. R[S].\Pi(I) = \text{at}(r, S) \land s \in S
\]
Composed assertions like separating conjunction are directly lifted up to use resource triples:
\[
R \in \{P_1 \land P_2\} \iff \exists R_1, R_2. \ R = R_1 \oplus R_2 \land R_1 \in \{P_1\} \land R_2 \in \{P_2\}
\]
The semantics for synchronisation related assertions, namely knowledge, shareable assertion and waiting-to-be-acquired assertions are defined as:
\[
\forall R \in \{\square P\} \iff \forall R. R[S].\Pi(I) = \text{at}(r, S) \land s \in S
\]
\( \forall R \in \{P\} \iff \forall R. R[S].\Pi(I) = \text{at}(r, S) \land s \in S
\]
\( \forall R \in \{\square P\} \iff \forall R. R[S].\Pi(I) = \text{at}(r, S) \land s \in S
\]
(\mathcal{R}_{ab}, \mathcal{R}_d) \in \text{guar}(\mathcal{R}_{pre}, \mathcal{R}, \mathcal{W}(l, V, \text{rel})) \text{ if } \\
\exists \tau, s, S, \mathcal{R}', \mathcal{R}_d, \mathcal{R}_d' , \mathcal{R}_{ab} \text{ such that } \\
\exists r_1, r_2, \mathcal{R}' A = \mathcal{R} A \\
\land \mathcal{R}[L] = r_1 \oplus r_2 \land r_2 \leq r_2 \land \mathcal{R}'[L] = r_1[l := \text{at}(\tau, S \cup \{s\})] \\
\land \mathcal{R}'[S] = \mathcal{R}[S] \oplus \mathcal{R}_d[l := \text{at}(\tau, S \cup \{s\})] \\
\land (\mathcal{R}_d, \text{emp}, \text{emp}) \in \text{interp}(\tau)(s, V) \land \mathcal{R}_d = (\text{emp}, r_d, \text{emp}) \\
\land \mathcal{R}_d \oplus \mathcal{R}_{ab} = \mathcal{R}' \\
\ldots \hspace{2cm} (a) \text{New guarantee condition for release write} \\

\text{Fig. 12: Guarantee conditions for release write vs relaxed write} \\

Note that a release write can move a resource (r_2) from R[L] to the shareable part \mathcal{R}[S] and transmit it, while the relaxed write can only use the resource already in the shareable component.

VII. CONCLUSION

We present a verification logic for weak memory programs, by enhancing the GPS mechanism with two new forms of assertions: shareable assertions (P) and waiting-to-be-acquired assertions \mathcal{E}P. This change enables us to control more precisely the synchronisations that happen between threads, making the reasoning about relaxed atomics and fences possible.

Our work is closely related to GPS [22] and RSL [23], both of which focus on program verification under the C11 weak memory model. RSL was intended to provide support for reasoning about release-acquire accesses in the style of Concurrent Separation Logic (CSL) [18]. Our logic inherits several ideas from GPS, including per-location protocols and escrows, which are also relevant with a previous work [21]. Another important concept we borrow from GPS are ghost escrows, which are also relevant with a previous work [21].

We are currently working on the mechanised soundness proof in Coq [16] for our reasoning logic, in the style of the GPS encoding [22]. Future work includes the incorporation of release sequence and the consideration of more memory orders like consume read. The most recent work [20] demonstrates the power of GPS in reasoning about real code and inspires us to apply the logic to more real code.

REFERENCES